### 2014

# Computer Architecture and System Software

Time Alloted: 3 Hours

Full Marks: 70

The figure in the margin Indicate full marks.

Candidates are required to give their answers in their own words as far as practicable

### **GROUP.-A**

( Multiple Choice Type Questions )

|    |      |                                                                                                                                                                                      |                                  |                                | 10x1=10       |  |  |
|----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------|---------------|--|--|
|    | i)   | The contents                                                                                                                                                                         | of a Base mode.                  | Register may                   | be changed in |  |  |
|    |      | a) User<br>c) Safe                                                                                                                                                                   |                                  | b) Privileged<br>d) None of th | e above       |  |  |
|    | ii)  | An arithmetic left shift                                                                                                                                                             |                                  |                                |               |  |  |
|    | •    | <ul> <li>a) Multiplies a signed number by 2</li> <li>b) Divides a signed number by 2</li> <li>c) Multiplies a signed number by 4</li> <li>d) Divides a signed number by 4</li> </ul> |                                  |                                |               |  |  |
|    | iii) | Number of address lines required for access of 1MB memory is                                                                                                                         |                                  |                                |               |  |  |
|    |      | a) 17                                                                                                                                                                                | b) 18                            | c) 19                          | d) 20         |  |  |
|    | iv)  | Α                                                                                                                                                                                    | is a complete CPU on a single ch |                                |               |  |  |
| 20 | 56   |                                                                                                                                                                                      | , <b>1</b>                       |                                | [ Turn over ] |  |  |

|    |                                                                                                                                           | a) Microprocessor<br>c) Control Unit<br>8085 has a total of  |                 | b) Micro-controller<br>d) ALU             |                  |  |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------|-------------------------------------------|------------------|--|--|--|
|    | <b>v)</b>                                                                                                                                 |                                                              |                 | registers.                                |                  |  |  |  |
|    |                                                                                                                                           | a) 10                                                        | b) 11           | c) 12                                     | d) 13            |  |  |  |
|    | vi)                                                                                                                                       | ADD is a                                                     | ss instruction. |                                           |                  |  |  |  |
|    |                                                                                                                                           | a) Zero                                                      | b)One           | c)Two                                     | d) Th <b>ree</b> |  |  |  |
|    | vii)                                                                                                                                      | The 8085 insimmediate mo                                     |                 | transfer a data to                        | a register in    |  |  |  |
|    |                                                                                                                                           | a) MOV                                                       |                 | b) MVI                                    |                  |  |  |  |
|    |                                                                                                                                           | c) LOAD                                                      |                 | d) None of these                          |                  |  |  |  |
|    | viii)                                                                                                                                     | to be executed                                               |                 | dress of the next m                       | icroinstruction  |  |  |  |
|    | <ul> <li>a) Program Counter</li> <li>b) Address computation circuit</li> <li>c) Instruction register</li> <li>d) None of these</li> </ul> |                                                              |                 |                                           |                  |  |  |  |
|    | ix)                                                                                                                                       | The minimum time elapsed between two read requests is called |                 |                                           |                  |  |  |  |
|    | a) Access time<br>c) Turnaround time                                                                                                      |                                                              |                 | b) Cycle time<br>d) Waiting time          |                  |  |  |  |
|    | <b>x)</b>                                                                                                                                 | x) Division by zero causes an error of class                 |                 |                                           |                  |  |  |  |
|    | a) Trap<br>c) I/O Interrupt                                                                                                               |                                                              |                 | b) Timer Interrupt<br>d) Hardware failure |                  |  |  |  |
|    | GROUP - B                                                                                                                                 |                                                              |                 |                                           |                  |  |  |  |
|    | ( Short Answer Type Questions ) Answer any three of the following.                                                                        |                                                              |                 |                                           |                  |  |  |  |
| 2. | Draw a 4 - bit Adder - subtractor circuit and explain its function.                                                                       |                                                              |                 |                                           |                  |  |  |  |
| 3. | Drav                                                                                                                                      |                                                              | e common b      | us system for 4 reg                       | isters using 4 x |  |  |  |
|    | 1 1001                                                                                                                                    | <b>,</b>                                                     |                 |                                           | 5                |  |  |  |
| 20 | Ee                                                                                                                                        |                                                              |                 | S. Carlo                                  |                  |  |  |  |
| 20 | <b>70</b>                                                                                                                                 |                                                              | 2               |                                           |                  |  |  |  |

4. What are Direct and Indirect address? Explain with example.

5

Make a list of registers for the basic computer, indicating the function of each register.

5

What is instruction cycle? What are the different phases of this cycle.

2+3

7. Write an Assembly language program to add two numbers.

.

#### **GROUP - C**

( Long Answer Type Questions )
Answer any three of the following.

3x15=45

- 8. a) What will be the content of the Program Counter after fetching 8bit / 16bit data from a memory location 3065H. The instruction to fetch the data resides at 5132H. Assume the instruction length to be 3 bytes.
  - b) Why are interrupts considered to be a useful mechanism in the context of improving the efficiency of processing?
  - c) What are the steps for a simple instruction cycle? Explain Fetch Cycle and Indirect Cycle using Register Transfer Language.

2+3+(2+8)

9. Draw and explain one stage of an ALU with shift capability along with the micro-operations performed.

[15]

- 10. a) What do you mean by packing? Given two decimal digits 5 and 9, show the packing procedure through proper steps.
  - b) What is an Instruction Set?
  - c) Convert the following expression into Reverse Polish Notation

2056

3

[Turn over]

A x B + C x (D+ E)

(2+5)+2+6

- 11. a) Explain the Programmed Input/Output with a flow chart.
  - b) Draw the logic diagram of a binary cell and explain its working.
- 12. Write short notes on any three of the following:

5x3 = 15

- a) Cache Memory
- b) Arithmetic Pipelining
- c) Program Counter
- d) RIM and SIM instructions
- e) Flag Register in 8085

2056

4