|                           | 090                               |
|---------------------------|-----------------------------------|
|                           | Utech                             |
| Name :                    |                                   |
| Roll No.:                 | * Owner of Executing and Exellent |
| Invigilator's Signature : |                                   |
|                           | CS/BCA/SEM-2/BCA-201/2012         |
|                           | 2012                              |
| COMPUTER ARCH             | ITECTURE AND SYSTEM               |

Time Allotted: 3 Hours Full Marks: 70

**SOFTWARE** 

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable.

## **GROUP - A**

# ( Multiple Choice Type Questions )

| 1. | Cho | pose the correct alternatives for the following : |            |         |       |       |                    |
|----|-----|---------------------------------------------------|------------|---------|-------|-------|--------------------|
|    |     |                                                   |            |         |       |       | $10 \times 1 = 10$ |
|    | i)  | Gra                                               | y code for | decimal | 12 is |       |                    |
|    |     | a)                                                | 1100       |         | b)    | 1011  |                    |
|    |     | c)                                                | 1010       |         | d)    | 0100. |                    |

ii) 9's complement of 46 is

a) 54

b) 64

c) 63

d) 53.

iii) BCD numbers express each decimal digit as

a) Byte

b) Nibble

c) Bit

d) ASCII.

2004 [ Turn over

## CS/BCA/SEM-2/BCA-201/2012

| iv)   | A m                                                                                                           | icroprocessor has me                                                                     | emory               | locations from 0000 to                |
|-------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------|---------------------------------------|
|       |                                                                                                               |                                                                                          |                     | te. The memory capacity               |
|       | is                                                                                                            |                                                                                          |                     | Of Europidge Sail Co.                 |
|       | a)                                                                                                            | 8 k byte                                                                                 | b)                  | 16 k byte                             |
|       | c)                                                                                                            | 24 k byte                                                                                | d)                  | 32 k byte.                            |
| v)    | The                                                                                                           | transfer operation P                                                                     | $P: R_2$            | $\leftarrow R_1$ will be executed     |
|       | only                                                                                                          | when                                                                                     |                     |                                       |
|       | a)                                                                                                            | P = 0                                                                                    | b)                  | P = 1                                 |
|       | c)                                                                                                            | P > 0                                                                                    | d)                  | P < 1.                                |
| vi)   | The                                                                                                           | number of multiple                                                                       | xers r              | equired to construct a                |
|       | com                                                                                                           | mon bus for 8 register                                                                   | s with              | 4 bits each is                        |
|       | a)                                                                                                            | 16                                                                                       | b)                  | 8                                     |
|       | c)                                                                                                            | 4                                                                                        | d)                  | 2.                                    |
| vii)  | A log                                                                                                         | gical shift is one that t                                                                | transfe             | ers through the                       |
|       |                                                                                                               |                                                                                          |                     |                                       |
|       | seria                                                                                                         | al input.                                                                                |                     |                                       |
|       | seria<br>a)                                                                                                   | al input.<br>0                                                                           | b)                  | 1                                     |
|       |                                                                                                               | _                                                                                        | b)<br>d)            |                                       |
| viii) | a)<br>c)                                                                                                      | 0                                                                                        | d)                  | both (a) and (b).                     |
| viii) | a)<br>c)                                                                                                      | 0 either 0 or 1                                                                          | d)                  | both (a) and (b).                     |
| viii) | a)<br>c)<br>A co                                                                                              | 0 either 0 or 1 mputer instruction is                                                    | d)<br>a             | both (a) and (b).<br>code.            |
| viii) | <ul><li>a)</li><li>c)</li><li>A co</li><li>a)</li><li>c)</li></ul>                                            | 0 either 0 or 1 mputer instruction is Hexadecimal                                        | d)<br>a<br>b)       | both (a) and (b).<br>code.<br>Decimal |
|       | <ul><li>a)</li><li>c)</li><li>A co</li><li>a)</li><li>c)</li></ul>                                            | 0 either 0 or 1 mputer instruction is Hexadecimal Binary                                 | d)<br>a<br>b)<br>d) | both (a) and (b).<br>code.<br>Decimal |
|       | <ul><li>a)</li><li>c)</li><li>A co</li><li>a)</li><li>c)</li><li>DMA</li></ul>                                | either 0 or 1 mputer instruction is Hexadecimal Binary A stands for                      | d) a b) d)          | both (a) and (b).<br>code.<br>Decimal |
|       | <ul><li>a)</li><li>c)</li><li>A co</li><li>a)</li><li>c)</li><li>DMA</li><li>a)</li></ul>                     | either 0 or 1 mputer instruction is Hexadecimal Binary A stands for Digital Memory Addre | d) a b) d) ess      | both (a) and (b).<br>code.<br>Decimal |
|       | <ul> <li>a)</li> <li>c)</li> <li>A co</li> <li>a)</li> <li>c)</li> <li>DMA</li> <li>a)</li> <li>b)</li> </ul> | either 0 or 1 mputer instruction is Hexadecimal Binary A stands for Digital Memory Addre | d) a b) d) ess      | both (a) and (b).<br>code.<br>Decimal |



- x) The basic computer consists of ......... types registers.
  - a) 6

b) 8

c) 9

d) 18.

#### **GROUP - B**

### (Short Answer Type Questions)

Answer any *three* of the following.

 $3 \times 5 = 15$ 

- 2. Describe the working principle of binary incrementer.
- 3. What is meant by random access and sequential access of memory devices? Explain.
- 4. Briefly describe an instruction execution cycle with proper timing diagram.
- 5. What is locality of reference? What is biased exponent?

2 + 3

6. What are the uses of a System Bus and Data Bus? How do they differ from an Address Bus? 3 + 2

#### **GROUP - C**

## (Long Answer Type Questions)

Answer any *three* of the following.

 $3 \times 15 = 45$ 

7. What is virtual memory? What could be the maximum size of virtual memory? Justify. Briefly describe an instruction execution cycle with proper timing diagram. Explain the Booth's algorithm. Illustrate with example. Briefly discuss different types of ROM. Differentiate between Static RAM and Dynamic RAM.

3 + 3 + 3 + 3 + 3

#### CS/BCA/SEM-2/BCA-201/2012

- 8. What are the differences between RISC and CISC processors? Explain the concepts of sequential processing pipelining and parallel processing with example. What are the elements of a machine instruction? What is meant by memory access time? 4+6+3+2
- 9. What are 16-bit registers available in 8085 microprocessor? Write about them. What is 'bootstrap loader' program stored in ROM and not in RAM? What are the elements of machine instruction? 2+3+5+5
- 10. What is interrupt? What is the difference between primary and secondary storage devices? What is stack? What is flag? What is the disadvantage of microprocessor? What is the difference between microprocessor and the microcontroller? 2+4+2+2+2+3
- 11. Write short notes on any *three* of the following:  $3 \times 5$ 
  - a) Vector Processing
  - b) Paging
  - c) DMA controller
  - d) Cache memory
  - e) 4 in 1 multiplexer.

2004 4